

# ESC201: Introduction to Electronics Module 6: Digital Circuits



Dr. Shubham Sahay,
Associate Professor,
Department of Electrical Engineering,
IIT Kanpur

### **Useful Circuit Blocks**



Build the larger circuit by using many smaller combinational logic functional blocks.

MUX, DeMUX, Encoder, Decoder, ... adder, subtractor, multiplier, ... and so on.

Only in special situations will one want to re-design to optimise the integrated block.

#### **Decoder**

### Decoder Gate Implementation



$$Y_0 = E.\overline{B}.\overline{A}; Y_1 = E.\overline{B}.A; Y_2 = E.B.\overline{A}; Y_3 = E.B.A$$



A *n* to 2<sup>n</sup> decoder is a minterm generator

By selecting the min-terms, one may implement a truth table function!

#### **Decoder**

### Implementing Larger Decoders Using Smaller Units

3/8 decoder using 2/4 decoders



How many 2/4 decoders are required to implement a 4/16 decoder?

### Encoders

An encoder performs the inverse operation of a decoder.



| $d_3$ | $d_2$            | $d_1$ | $d_0$ | В | Α |  |
|-------|------------------|-------|-------|---|---|--|
| 0     | 0<br>0<br>1<br>0 | 0     | 1     | 0 | 0 |  |
| 0     | 0                | 1     | 0     | 0 | 1 |  |
| 0     | 1                | 0     | 0     | 1 | 0 |  |
| 1     | 0                | 0     | 0     | 1 | 1 |  |
|       |                  |       |       |   |   |  |



| d <sub>2</sub> d <sub>2</sub>         | 000 | 01 | 11 | 10 | ı |  |
|---------------------------------------|-----|----|----|----|---|--|
| $d_3d_2$                              | Х   | 0  | х  | 0  |   |  |
| 01                                    | 1   | х  | х  | х  |   |  |
| 11                                    | Х   | х  | х  | х  |   |  |
| 10                                    | 1   | х  | х  | х  |   |  |
| $B = \overline{d_1} \ \overline{d_0}$ |     |    |    |    |   |  |

## Priority Encoders



Priority is 3,2,1,0 with user 3 having the highest priority

X, Y have to be determined based on this priority order and the requests to use the resource.







# Parity

#### Extra bits are added to aid in error detection and correction

| decimal | Binary | Even<br>parity | Odd parity |
|---------|--------|----------------|------------|
| 0       | 000    | 0000           | 0001       |
| 1       | 001    | 0011           | 0010       |
| 2       | 010    | 0101           | 0100       |
| 3       | 011    | 0110           | 0111       |
| 4       | 100    | 1001           | 1000       |
| 5       | 101    | 1010           | 1011       |
| 6       | 110    | 1100           | 1101       |
| 7       | 111    | 1111           | 1110       |

A 1-bit error changes the parity and thus can be detected

### 2:1 Multiplexers Gate Implementation



# 4:1 MUX Gate Implementation



## Sharing Hardware With MUX



$$S_1 S_0 y =$$
0 0 a+c
0 1 a+d
1 0 b+c
1 1 b+d

### Boolean Functions with MUX

#### **Implementing Boolean expressions using Multiplexers**









AND combined with NOT → NAND

A universal gate!